



# **CPC5902 Optically Isolated I2 C Bus Repeater**

# **Features**

- **•** Bidirectionally Buffers Both I**<sup>2</sup>** C Signals
- **•** Glitch-Free Operation
- **•** Extends and Isolates I**<sup>2</sup>** C Interfaces
- **•** Standard- and Fast-mode I**<sup>2</sup>** C Side B Fast-mode I<sup>2</sup>C Compliant V<sub>DDB</sub> ≥ 4.5V
- **•** Very Low EM and RF Generation No Internal Clock
- SMBus Compatible V<sub>DDB</sub> = 3.3V
- **•** Operates on 2.7V to 5.5V, Enabling Level Translation
- **•** Slew-Limited Drivers Reduce EMI
- **•** Powerdown to Hi-Z Doesn't Load I**<sup>2</sup>** C
- 3750V<sub>rms</sub> Galvanic Isolation

# **Applications**

- **•** Isolated Signal Monitoring and Control
- **•** Power-over-Ethernet
- **•** Power Supply High Side Interface
- **•** I **2** C Bus Length Extenders
- **•** I **2** C Logic Level Translation

# **Approvals**

- **•** UL 1577 Certified Component: File E76270
- **•** EN/IEC 60950 Certified Component: TUV Certificate B 11 10 49410 007

## **Figure 1. CPC5902 Functional Block Diagram**

# **Description**

Clare's CPC5902 is a dual, optically isolated, bidirectional logic-bus repeater. It galvanically isolates two open-drain logic signals, and provides a galvanic isolation of  $3750V<sub>rms</sub>$ . When the two sides' supply voltages are configured with different voltages, the CPC5902 also functions as a logic level translator for levels as low as 2.7V or as high as 5.5V.

Unlike transformer or capacitive isolators, Clare's optically isolated repeaters pass DC signals, and do not need to be clocked periodically to sustain the logic states. Buffered signals will always return to their proper value after a transient interruption on either side.

# **Ordering Information**















# <span id="page-2-0"></span>**1 Specifications**

#### <span id="page-2-1"></span>**1.1 Package Pinout 1.2 Pin Description**



<span id="page-2-2"></span>

#### <span id="page-2-3"></span>**1.3 Absolute Maximum Ratings**

Electrical Absolute Maximum Ratings are at 25°C. Voltages with respect to local ground:  $GND<sub>A</sub>$  or  $GND<sub>B</sub>$ .



*1 Derate total power by 7.5mW/°C above 25°C.*

*Absolute maximum ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied.* 

## <span id="page-2-4"></span>**1.4 ESD Rating**



#### <span id="page-2-5"></span>**1.5 Thermal Characteristics**





#### <span id="page-3-0"></span>**1.6 General Conditions**

Unless otherwise specified, minimum and maximum values are guaranteed by production testing requirements or by design. Typical values are characteristic of the device at 25°C, and are the result of engineering evaluations. They are provided for information purposes only, and are not part of the manufacturing testing requirements. Specifications cover the operating temperature range  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ .

#### <span id="page-3-1"></span>**1.7 Electrical Specifications**





# <span id="page-4-0"></span>**1.8 Switching Specifications**



<sup>1</sup> Refer to ["IOA to IOB Switching Waveforms" on page 6](#page-5-0)

<sup>2</sup> Refer to ["IOB to IOA Switching Waveforms" on page 6](#page-5-1)



#### <span id="page-5-0"></span>**1.9 IOA to IOB Switching Waveforms**

<span id="page-5-1"></span>





# <span id="page-6-0"></span>**2 Typical Performance Characteristics**





# <span id="page-7-0"></span>**3 Functional Description**

#### <span id="page-7-1"></span>**3.1 Overview**

The CPC5902 combines the features of multiple logic optoisolators and an  $I^2C$  bus repeater in a single 8-pin package. It offers excellent isolation (3750V<sub>rms</sub>) and speed sufficient to support  $I^2C$  Fast-mode at 400kbps. It bidirectionally buffers the two  $I^2C$  signals across the isolation barrier, and supports  $I^2C$  clock stretching. If different supply voltage levels are used at each side, then the part, in conjunction with its external pullup resistors, will perform logic level translation for  $V_{DD}$ between 2.7V and 5.5V at either side.

The CPC5902, like available non-galvanically isolating I<sup>2</sup>C bus repeaters, has a full drive side and a limited drive side. It uses a voltage-limited output driver and a lower  $V_{THRESHOLD}$  ( $V_{IL}$ ) at the Side B IO. The voltage-limited Side B output driver can not output a  $V_{\text{OI}}$  level below an internally set voltage limit. This is necessary to ensure that the CPC5902 cannot drive its own IOB input to a level it accepts as a logic low, which would cause  $I^2C$  bus contention. The parts are specified with a minimum  $V_{OL}$ - $V_{IL}$  margin of 25mV at minimum  $V<sub>DDB</sub>$ , and exhibit a proportionately larger self-drive margin with larger  $V_{\text{DDB}}$ .

The Side A drivers are Fast-mode, full strength (6mA) over the full  $V_{DDA}$  range, and the input thresholds are specified to be Fast-mode compliant; thus Side A will drive up to the full 400pF Fast-mode  $C_{\text{LOAD}}$  and is allowed to drive its own input to a logic low. Devices meeting the  $I^2C$  specification are easily able to drive the IO nodes below the CPC5902's lower  $V_{II}$  $(0.2V<sub>DDB</sub>)$  threshold at the Side B inputs, and will correctly accept the CPC5902 Side B driven data, thereby enabling Side B bidirectional communication at up to 3mA of load current over the full  $V_{\text{DDB}}$  range.

Over the entire  $V_{DDx}$  range, Side A is fully  $I^2C$ 

Fast-mode compliant while Side B is  $I^2C$ Standard-mode compliant. It is important to note that Side B can be operated at the Fast-mode date rate when the capacitive loading on the bus is kept at 200pF or less, however when  $V_{\text{DDB}} \geq 4.5V$ , Side B is also Fast-mode compliant with up to 400pF capacitive loading.

IO pullup resistors are required on both sides of the barrier. At the Side B inputs, resistor values should be chosen for Standard-mode 3mA pullup current (for operation independent of  $V_{\text{DDB}}$ ). Pullups chosen for Fast-mode drivers (up to 6mA) can be used at Side A with no loss of noise margin.

Applying a pulse at a Side B input inherently involves the use of some of the output driver circuits at that I/O. In a manner similar to the  $I^2C$  clock stretching feature, once an asserted signal is determined to be valid, it is stretched until its proper transmission through the optics has been verified. This insures that there will be no extra edges generated at either side due to optic delays. If a Side B asserted-low pulse is long enough to be accepted and passed to Side A, then the flip-flop at Side B is set and remains set until the signal returns through the optics from Side A.

In operation, a valid asserted pulse of less than 80ns applied at Side B appears at Side A after a delay largely determined by the low-pass filter delay  $(t_{FII})$ and the optics delay  $(t_{OPHL-BA})$ . After this initial delay the Side A driver is activated and a logic low is asserted at time:

# $t_{\footnotesize\rm STARTA} = t_{\footnotesize\rm{FIL}} + t_{\footnotesize\rm{OPHL}}$  BA

That assertion is returned across the optics to Side B after a delay largely determined by t<sub>OPHL AB</sub>. Upon arriving at Side B, the flip-flop is cleared, and the deassertion is sent through the optics to Side A, arriving at the Side A output after a delay largely determined by  $t_{\text{OPLH-BA}}$  at time:

#### $t_{ENDA} = t_{FIL} + t_{OPHL}$  BA +  $t_{OPHL}$  AB +  $t_{OPLH}$  BA

Thus a valid Side B pulse having a width less than 80ns is stretched at Side A to a typical width of 125ns. The duration of the pulse width output onto the Side A bus is given by:

## $t_{\text{PWA}}$  min =  $(t_{\text{OPHL AB}} + t_{\text{OPLH BA}})$

When Side A is deasserted, the output rises at a slew rate determined by the RC load on IOA, and passes the logic threshold after time t<sub>SLEWA</sub>. The deasserted (logic HIGH) input propagates through the optics and deasserts the Side B output after a delay largely



determined by  $t_{\text{OPLH} \text{ AB}}$ . Side B deassertion occurs at time  $t_{\text{FNDR}}$  given by:

 $t_{ENDB} = t_{ENDA} + t_{SLEWA} + t_{OPLHAB}$ 

Thus at Side B input, an applied pulse of less than 80ns is stretched to:

**tPWB\_min = tFIL + tOPHL\_BA + tOPHL\_AB + tOPLH\_BA + tSLEWA + tOPLH\_AB**

which is typically 330ns. More importantly, only one pulse is seen at both ports, with no extra or missing clock or data edges, assuring line integrity.

Pulses of width larger than approximately 80ns applied to the Side B input do not utilize the flip-flop to terminate the pulse, but do need to propagate to Side A and then back to Side B when returning high after being asserted low. The Side A pulse width is given by the usual pulse width distortion relation:

# $t_{\text{PWA\_nom}} = t_{\text{PULSE}} + t_{\text{PLH\_BA}} - t_{\text{PHL\_BA}}$

which is typically  $t_{PULSE}$  + 75ns. Note that  $t_{PLH-BA}$  and  $t_{PHI-BA}$  are observed at the external pins, and are provided in the table, **["Electrical Specifications" on](#page-3-1)  [page 4](#page-3-1)**. The pulse at Side B is asserted by an external driver pulling low, and lasts for time  $t_{PIHSE}$ . At the end of the pulse, the rising edge passes through the internal filter with delay  $t_{\text{FIL}}$ , then applied to the LED and received at Side A  $t_{\text{OPLH\_BA}}$  later. After time  $t<sub>SI</sub>$   $FWA$  the output at Side A crosses the logic high threshold causing the Side A LED drive to deactivate, which propagates the deasserted state back to Side B with a delay of  $t_{\text{OPLH}AB}$ . Thus normal-width pulses of width  $t_{PULSE}$  applied at Side B (IOB) exhibit a stretched pulse width of:

 $t_{\text{PWB}}$  nom  $=$   $t_{\text{PULSE}}$  +  $t_{\text{FIL}}$  +  $t_{\text{OPLH}}$  BA +  $t_{\text{SLEWA}}$  +  $t_{\text{OPLH}}$  AB

at IOB, which is also given by:

**tPWB\_nom = tPULSE + tPHL\_BAB**

and is typically  $t_{\text{PULSE}} + 290$ ns.

Side A receivers have been designed to exhibit a significant amount of hysteresis, which helps to eliminate false clocking. They have not been internally low-pass filtered beyond the filtering inherent within the optical channel. When the  $I^2C$  bus is terminated for maximum bandwidth (6mA pullups and minimal capacitance), the receivers typically will respond to pulses greater than 12ns. If additional filtering is desired, then externally increasing the load capacitance of the  $I^2C$  lines until the amount of time

the offending signal spends above/below  $V_{DD}$  /2 is less than 10ns will reject the signal at the expense of increasing rise and fall times.

Side B receivers do implement some hysteresis and low-pass filtering in addition to the optics. An asserted pulse typically needs to be held below  $0.2V_{DD}$  for 15ns before it is accepted at Side B input. This may require a 30ns pulse applied by a typical driver with just 20pF loading the  $I^2C$  lines.

While any very short pulses stretched to the minimum times above would seem to cause large amounts of pulse width distortion, within 400kHz Fast-mode I<sup>2</sup>C the shortest allowable signal or clock asserted low time is  $1.3\mu s$ . Neither Standard-mode nor Fast-mode variants include any legal signals that are less than 80ns (typ); thus the t<sub>PWA\_nom</sub> and t<sub>PWB\_nom</sub> equations above always apply. The pulse width on valid longer pulses receives less stretching and is proportionally less noticeable. For example the Fast-mode minimum clock low time of  $1.3\mu S$  when applied at Side B would typically be seen as a  $1.375\mu S$  pulse at Side A and will be stretched to a length of  $1.59\mu s$  for other devices on the Side B bus.

Internal filtering and the flip-flop at Side B are used to ensure that an equal number of pulse edges are seen at both sides of the isolation barrier when Side B is driven. When a signal at Side B is asserted low, the flip-flop self-drives that Side B I/O pin until the optical channel back from Side A proves that Side A has successfully been asserted. While this is generally a welcome error reduction feature and is especially useful on the side with nonstandard levels, it does need to be considered when assigning Side A and Side B ports. If Side A is not powered up, then the signal back from Side A will not appear until after Side A has been powered, and the signal at Side B will be stretched until that time. Side A uses filtered hysteresis at its standard inputs, not pulse stretching, to defeat sub-minimum-size pulses. Thus that side of the isolation barrier, which will be the bus master at power-up, should generally be assigned to Side A.

Note that the pinout of the package is rotationally symmetrical. As a result, changing which side of the isolation barrier utilizes Side A standard levels can be accomplished by rotating the part 180° before it is soldered onto the board.



# <span id="page-9-0"></span>**3.2 Calculating Minimum Pull-Up Resistor Values**

The minimum value of the pull-up resistor,  $R_{PI}$ , on the

 $I^2C$  bus is chosen based upon the expected  $V_{DD}$ supply voltage range and the weakest load current sinking device on the bus. Note: Systems that do not need maximum bandwidth and busses with lower capacitive loading can use a higher value for the pull-up resistor to reduce power consumption.

## **3.2.1 Side A Pull-Up Resistor: R<sub>PUA</sub>**

The weakest  $I^2C$  compliant device on the Side A bus, with  $R_{PUA}$  to  $V_{DDA}$ , must be able to pull the Side A inputs below 0.4V for outputs rated at 3mA or 0.6V for outputs rated at 6mA when  $V_{DDA}$  is at its maximum.

For example, if the weakest device is only guaranteed to sink 3mA then the maximum allowed logic low output voltage will be 0.4V. For designs with  $V<sub>DDA,max</sub> = 3.6V$ , the minimum voltage across the pull-up resistor is:

#### **Minimum R<sub>PUA</sub> Voltage = 3.6 - 0.4 = 3.2V**

For the  $I^2C$  minimum current sink requirement of 3mA, the minimum value of the pull-up resistor is easily calculated as:

$$
R_{\text{PUA\_min}} = 3.2 \text{V} / 3 \text{mA} = 1066.7 \Omega
$$

Chose a standard value resistor that will not violate this minimum value over tolerance and temperature, such as a  $1.1k\Omega$ , 1% tolerance, 100ppm/ $\textdegree$ C temperature coefficient resistor.

If all the non-CPC5902 devices on the Side A bus are Fast-mode compliant (400pF capacitive loading capable) with the required 6mA current sink capability, then the bus can be configured for Fast-mode. Resistor selection for Fast-mode is similar to the example given above but because the logic low output level is greater (0.6V) then the voltage across the pull-up resistor will be less. Calculation of the compliant Fast-mode bus minimum pull-up resistor value is given by:

 $R_{PIIA,min} = (3.6 - 0.6) V / 6mA = 500 \Omega$ 

The minimum E96 standard value 1% tolerance, 100ppm/ $\degree$ C temperature coefficient resistor is 511 $\Omega$ .

# **3.2.2 Side B Pull-Up Resistor: RPUB**

Calculating the pull-up resistor for Side B is similar to the process used for Side A but with some additional considerations.

Before proceeding, it must be pointed out that Side B of the CPC5902 is Fast-mode compliant with  $V_{\text{DDB}} \geq 4.5V$ . This means the CPC5902 Side B outputs are 6mA capable allowing bus operation of 400kb/s with up to 400pF of capacitive loading. For  $V<sub>DDB</sub>$  supply levels below 4.5V the CPC5902 outputs are only rated for 3mA but can be operated at Fast-mode speeds of 400kb/s whenever the bus capacitive loading  $C_{\text{LOAD}} \leq 200$ pF. Greater capacitive loading of the Side B bus limits the CPC5902 to data rates of 100kb/s.

First, it must be determined if the Side B bus will be configured for 3mA or 6mA operation. This is done by evaluating the external (non-CPC5602) devices on the Side B bus and the operational capabilities of the CPC5902. There are three possibilities:

1) One or more of the external devices is limited to 3mA of output current sink.

2) All of the external devices are rated at 6mA of output current sink and the Side B minimum supply voltage  $V_{\text{DDB}} < 4.5V$ .

3) All of the external devices are rated at 6mA of output current sink and the Side B minimum supply voltage  $V_{\text{DDB}} \geq 4.5V$ .

For conditions 1 and 2 above the bus must be configured for 3mA. Condition 3 is the only situation where the bus can be configured for 6mA, a Fast-mode requirement when capacitive bus loading is an issue.

Second, it is necessary to configure the Side B bus to be compatible with the CPC5902's lower logic low input threshold:

## $V_{\text{II-B}} = 0.2 \cdot V_{\text{DDB}} - 60 \text{mV}$

As discussed earlier, this lower input threshold requirement is to ensure the CPC5902 can drive a logic low output that is recognized by the other  $I<sup>2</sup>C$ devices on the bus, but will not accept it's own logic low output. This prevents latching of the CPC5902. Additionally, this implies there can be no more than one limited drive (Side B) CPC5902 interface on the Side B bus, and that all other devices on the Side B bus must have  $V_{IL} = 0.3 \cdot V_{DDB}$  logic low input thresholds. Because the CPC5902 Side A inputs are compatible with this requirement, any number of



CPC5902 Side A devices may be connected to the Side B bus.

For all modes, the minimum required voltage drop across the Side B pull-up resistor at  $V_{\text{DDB max}}$  by the

external non-CPC5902 l<sup>2</sup>C bus drivers is:

Minimum R<sub>PUB</sub> Voltage = V<sub>DDB\_max</sub> - (0.2 • V<sub>DDB\_max</sub> - 60mV)  $= 0.8 \cdot V_{\text{DDR } max} + 60$ mV

which gives the calculation for the minimum value of the pull-up resistor as:

 $R_{PUB,min} = (0.8 \cdot V_{DDB,max} + 60mV) / I_{OL}$ 

where  $I_{OL}$  is the guaranteed logic low drive current of the non-CPC5902 bus drivers.

For Standard-mode designs, with output drivers rated at 3mA and a maximum supply voltage of 3.6V, the minimum value of the pull-up resistor is:

 $R_{\text{PUB}}_{\text{min}} = (0.8 \cdot 3.6 + 60 \text{mV}) / 3 \text{mA} = 980 \Omega$ 

The minimal standard value 1% resistor with a 100ppm/°C temperature coefficient that will not go below the calculated minimum due to tolerance and temperature is  $1k\Omega$ .

In Fast-mode designs with 6mA capable output drivers and a supply voltage maximum of 5.5V, the minimum Fast-mode pull-up resistor value is calculated to be:

 $R_{\text{PUB}}_{\text{min}} = (0.8 \cdot 5.5 + 60 \text{mV}) / 6 \text{mA} = 743.3 \Omega$ 

For a Fast-mode design with high capacitive bus loading a 768 $\Omega$ , 1%, 100ppm/ $\degree$ C resistor would suffice. When the bus does not have a heavy capacitive load then a larger value pull-up resistor can be used thereby reducing overall power consumption.



# <span id="page-11-0"></span>**4 Manufacturing Information**

#### <span id="page-11-1"></span>**4.1 Moisture Sensitivity**



All plastic encapsulated semiconductor packages are susceptible to moisture ingression. Clare classified all of its plastic encapsulated devices for moisture sensitivity according to the latest version of the joint industry standard, **IPC/JEDEC J-STD-020**, in force at the time of product evaluation. We test all of our products to the maximum conditions set forth in the standard, and guarantee proper operation of our

devices when handled according to the limitations and information in that standard as well as to any limitations set forth in the information or standards referenced below.

Failure to adhere to the warnings or limitations as established by the listed specifications could result in reduced product performance, reduction of operable life, and/or reduction of overall reliability.

This product carries a **Moisture Sensitivity Level (MSL) rating** as shown below, and should be handled according to the requirements of the latest version of the joint industry standard **IPC/JEDEC J-STD-033**.



#### <span id="page-11-2"></span>**4.2 ESD Sensitivity**



This product is **ESD Sensitive**, and should be handled according to the industry standard **JESD-625**.

#### <span id="page-11-3"></span>**4.3 Reflow Profile**

This product has a maximum body temperature and time rating as shown below. All other guidelines of **J-STD-020** must be observed.



#### <span id="page-11-4"></span>**4.4 Board Wash**

Clare recommends the use of no-clean flux formulations. However, board washing to remove flux residue is acceptable. Since Clare employs the use of silicone coating as an optical waveguide in many of its optically isolated products, the use of a short drying bake could be necessary if a wash is used after solder reflow processes. Chlorine-based or Fluorine-based solvents or fluxes should not be used. Cleaning methods that employ ultrasonic energy should not be used.





#### <span id="page-12-0"></span>**4.5 Mechanical Dimensions**

#### **4.5.1 CPC5902G Package**



#### **4.5.2 CPC5902GS Package**





#### **4.5.3 CPC5902GS Tape & Reel Packaging**



## **For additional information please visit our website at: www.clare.com**

Clare, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses nor indemnity are expressed or implied. Except as set forth in Clare's Standard Terms and Conditions of Sale,<br>Clare, Inc. assumes no liabilit a particular purpose, or infringement of any intellectual property right.

The products described in this document are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of Clare's product may result in direct physical harm, injury, or death to a person or severe property or environmental<br>damage. Clare, Inc. reserves th

> Specification: DS-CPC5902-R02 ©Copyright 2012, Clare, Inc. All rights reserved. Printed in USA. 1/18/2012